Generating Hardware Assertion Checkers: For Hardware Verification, Emulation, Post-Fabrication Debugging and On-Line Monitoring Contributor(s): Boulé, Marc (Author), Zilic, Zeljko (Author) |
|
ISBN: 904817922X ISBN-13: 9789048179220 Publisher: Springer OUR PRICE: $104.49 Product Type: Paperback - Other Formats Published: October 2010 |
Additional Information |
BISAC Categories: - Technology & Engineering | Electronics - Circuits - General - Computers | Programming Languages - General - Business & Economics | Management - General |
Dewey: 658.7 |
Physical Information: 0.63" H x 6.14" W x 9.21" (0.93 lbs) 280 pages |
Descriptions, Reviews, Etc. |
Publisher Description: Assertion-based design is a powerful new paradigm that is facilitating quality improvement in electronic design. Assertions are statements used to describe properties of the design (I.e., design intent), that can be included to actively check correctness throughout the design cycle and even the lifecycle of the product. With the appearance of two new languages, PSL and SVA, assertions have already started to improve verification quality and productivity. This is the first book that presents an "under-the-hood" view of generating assertion checkers, and as such provides a unique and consistent perspective on employing assertions in major areas, such as: specification, verification, debugging, on-line monitoring and design quality improvement. |